An 8-bit CPU with a custom ISA, designed from scratch in Verilog, and its complete assembler toolchain developed in C++.
-
Updated
Aug 17, 2025 - Verilog
An 8-bit CPU with a custom ISA, designed from scratch in Verilog, and its complete assembler toolchain developed in C++.
Design and implementation of an ASIC with an 8051 microcontroller core. Includes VHDL modules, C applications, RTL simulations, and mixed-signal validation. Focused on hardware-software co-design and optimization.
AI-assisted smart irrigation system combining ESP32 embedded hardware, multi-source power electronics, self-hosted cloud backend, MQTT communication, automation workflows, and context-aware decision logic validated in real-world operation.
Comprehensive survey of CNN hardware acceleration across FPGA, ASIC, and VLSI implementations spanning five real-world domains. Presents unified benchmarks, cross-domain optimisation strategies, and key research challenges for efficient, low-power, real-time AI systems; manuscript under review.
Add a description, image, and links to the hardware-software-co-design topic page so that developers can more easily learn about it.
To associate your repository with the hardware-software-co-design topic, visit your repo's landing page and select "manage topics."