Skip to content
View VedantPahariya's full-sized avatar

Highlights

  • Pro

Block or report VedantPahariya

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
VedantPahariya/README.md

👋Hello, I'm Vedant Pahariya

I am a third-year B.Tech + MS by Research student in Electronics and Communication at IIIT Hyderabad.

Current Work

I am currently working in the domain of Computer Systems Architecture, exploring:

  • RISC-V based processors
  • Vector accelerators (Ara + CVA6)
  • Multicore SoC design and benchmarking
  • Chipyard & other RISC-V SoC frameworks

Currently, I am experimenting with multicore setups for performance analysis and actively looking for opportunities to contribute to open source projects in these domains.

📫 How to reach me:

LinkedIn   GitHub

Pinned Loading

  1. RISC-V-Processor-Architecture RISC-V-Processor-Architecture Public

    64-bit 5-Stage Sequential & Pipelined RISC-V Processor Architecture in Verilog

    Verilog

  2. vroon33/simplified-scara-bot vroon33/simplified-scara-bot Public

    A simplified model of a SCARA bot by team PID for M24 Systems Thinking Project

    2

  3. pulp-platform/ara pulp-platform/ara Public

    The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

    C 487 173

  4. vroon33/AudioAmplifier vroon33/AudioAmplifier Public

    H1 Project for Electronics-Workshop II

    AGS Script

  5. VLSI-Carry-Look-Ahead-Adder VLSI-Carry-Look-Ahead-Adder Public

    4-bit Carry Lookahead Adder (CLA) – transistor-level in Ngspice, post-layout in Magic, results verified via Verilog on FPGA

    Verilog

  6. OpAmp_Design OpAmp_Design Public